

# System on Wafer: A New Silicon **Concept in SiP**

With this flexible, low-cost, high-yield packaging technique, which can be implemented by various technologies, components and chips are mounted on a silicon wafer.

By GILLES POUPON, Member IEEE, NICOLAS SILLON, DAVID HENRY, CHARLOTTE GILLOT, ALAN MATHEWSON, Senior Member IEEE, LEA DI CIOCCIO, BARBARA CHARLET, PATRICK LEDUC, MAUD VINET, AND PERRINE BATUDE

ABSTRACT | System integration is clearly a driving force for innovation in packaging. The need for miniaturization has led to new architectures that combine disparate technologies and materials. Today several different approaches have been developed. These include technologies like system in package. In this way, a new concept for heterogeneous integration is currently being developed at CEA-LETI and is called system on wafer (SoW). This concept is based on a chip to wafer approach. Every component is achieved by using wafer-level technologies, and the final system is performed by single component mounting on a silicon substrate. The main strength of this approach is to use silicon as a substrate for components and for basic support. To perform the SoW, a generic technological toolbox is needed. This includes every standard packaging technology such as flip chip, signal rerouting, and passive component integration as well as new advanced technologies such as microelectromechanical systems packaging, advanced interconnections, energy source integration, integrated cooling, or silicon through vias. In this paper, the SoW concept will be presented and the generic toolbox for SoW achievement will he described.

**KEYWORDS** | Micro insert; system in package; system on wafer; thin-film packaging; through silicon vias; 3-D integration

Manuscript received October 8, 2007; revised May 12, 2008. Current version published February 27, 2009. This work was supported in part by the French Ministry of Industry, Economy and Finance (Direction Générale de l'Industrie des Technologies de l'Information et des Postes).

The authors are with CEA LETI Minatec, 38054 Grenoble Cedex 9, France (e-mail: gilles.poupon@cea.fr; nicolas.sillon@cea.fr; david.henry@cea.fr; charlotte.gillot@cea.fr; alan.mathewson@cea.fr; lea.dicioccio@cea.fr; barbara.charlet@cea.fr; patrick.leduc@cea.fr; maud.vinet@cea.fr; perrine.batude@cea.fr).

Digital Object Identifier: 10.1109/JPROC.2008.2007464

## I. INTRODUCTION

Several different approaches have been developed in order to perform three-dimensional (3-D) packaging, and one of the most advanced concerns the system in package (SiP) concept. In order to enable small device integration and to answer to the demands of heterogeneous systems packaging, CEA-LETI has developed an integration concept called system-on-wafer (SoW). SoW is a chip to wafer approach. Every component is achieved by using waferlevel technologies and the final system is performed by single component mounting on a silicon substrate. The main strength of this approach is to use silicon as a substrate for components and for basic support. To perform the SoW, a generic technological toolbox is needed. This includes every standard packaging technology such as flip-chip, signal rerouting, and passive component integration as well as new advanced technologies for 3-D integration such as microelectromechanical systems (MEMS) packaging, advanced interconnections, energy source integration, integrated cooling, or through silicon vias (TSV). TSV is a very promising technology for the replacement of wire bonding in SiP, system on package, or SoW approaches as well as chip stacking technologies [1]–[3].

In this paper, the SoW concept is presented and the generic toolbox for SoW achievement is described.

## II. SYSTEM ON WAFER CONCEPT

In this approach, the base substrate is in silicon. The main advantage is to use standard microsystem technologies for the fabrication of chips and substrates and also to integrate active or passive functions directly into the silicon substrate. The main idea of SoW is to perform the majority of technological steps using wafer-level technologies and to singulate different chips as late as possible in the process. From here, the final assembly of the system is achieved by using chip to wafer technologies on the substrate, which is also performed on silicon (Fig. 1).

The main advantages of this approach are the following.

- Silicon processes allow high-resolution lithography, so very small pitch and high-level integration can be achieved. This approach is also compatible with future trends such as reduction of pitch and of global size and introduction of nanodevices.
- There are no coefficient of thermal expansion (CTE) mismatches between chips and substrates (since both are silicon).
- The silicon base wafer can be an active substrate [complementary metal-oxide-semiconductor (CMOS) processed dies, an active cooling system, an energy source].
- Electrical and thermal performances can be improved by using silicon as a substrate instead of printed circuit board (e.g., Si permits shorter interconnects and therefore higher frequency operation).
- The cost of the packaging could be decreased by using wafer-level technologies.

## III. A GENERIC TOOLBOX

The system-on-wafer approach requires the development of a generic wafer-level technology toolbox, containing different packaging processes (Fig. 2). This toolbox would comprise technologies for MEMS packaging, advanced interconnections, signal rerouting and passive component integration, chip thinning, chip to wafer positioning and bonding, cooling system integration, and energy source integration. Furthermore, 3-D connections through silicon are also required in order to connect the different faces of the components with the substrate and also to connect the substrate with the board. These developments are presented below (Fig. 2).



Fig. 1. System on wafer concept.



Fig. 2. A generic toolbox.

Initially, each process was developed individually. Then, we present examples of applications of these various technological bricks in order to integrate them in industrial processes.

# IV. WAFER-LEVEL THIN-FILM **ENCAPSULATION FOR MEMS**

# A. Technology

MEMS are now used in a wide range of applications. However, packaging represents a large part of the manufacturing cost for these devices. As MEMS contain fragile movable parts or the need to operate in a vacuum atmosphere, standard packaging technologies developed for integrated circuits cannot be directly used for MEMS devices. For example, die sawing or injection molding process of plastic package will cause damage to movable parts if they are not protected. To avoid these problems, new technologies were developed to encapsulate the devices at the wafer level (before die separation) [4]. These "prepackaging" technologies aim to allow the use of standard low-cost packaging even for very specific devices. We developed a thin-film packaging technology (Fig. 3). Closed cavities are formed above the devices with surfacemicromachining techniques: the cavity is formed with a sacrificial layer recovered by a cap. The cap is then perforated to remove the sacrificial layer. Finally, a film is deposited on the cap to seal the cap holes.

As thin-film packaging uses standard IC technologies and consumes less die area, it should offer a lower system cost than wafer bonding packaging. Moreover, it does not



Fig. 3. Thin-film package.

require wafer to wafer alignment and backside process technologies, which are not common in IC fabs.

The main interest of the technology developed at LETI is the use of a polymer sacrificial layer, which is removed by dry etching. Moreover, as it is a low-temperature process (< 450 °C), it is compatible with IC and radiofrequency (RF) MEMS, such as RF switches. In the following section, an example of application of thin-film encapsulation is described.

# B. Encapsulation of RF Switch

RF switches with electrostatic actuation were fabricated and packaged by thin-film technology. Fig. 4 shows a schematic diagram, describing in detail the steps needed to realize the encapsulation of an RF switch. The sacrificial layer used to form the beam of the switch is not etched at



Fig. 4. Schematic view of a package switch. (a) Switch before release, (b) packaging sacrificial layers deposit and patterning, (c) cap deposit and hole opening, (d) sacrificial layer etching, and (e) hole sealing.



Fig. 5. SEM view of a packaged switch.

the end of the switch process, and the sacrificial layer of the packaging process is directly deposited and patterned above the device. Then, the cap layer is deposited and holes are etched to allow the removing of the sacrificial layers.

In this case, the sacrificial layers (for the package and for the switch) are etched at the same time. Then, the holes are sealed by a silicon nitride deposition and the contact pads are opened. To test the hermeticity of the thin-film packaging technology, resonators were fabricated and encapsulated with this technique. To measure the pressure inside the cavities, we use the dependency of the Q factor of such structures upon pressure. It was shown that with a plasma-enhanced chemical vapor deposition silicon nitride sealing the cap was hermetic [5]. A scanning electron microscope (SEM) view of a packaged switch is shown in Fig. 5. The cap is 400  $\times$  240  $\mu$ m. The topology induced by the package is extremely low, as the total height of the package is less than 10  $\mu m$ . Electrical characterization showed that switches dc performance was not altered by the encapsulation process.

Once protected by thin-film packaging technology, MEMS can be further processed for integration in SoW or back-end packaging as standard components. Specific and costly packaging is no longer required.

# V. MICROINSERT TECHNOLOGY FOR FACE TO FACE INTERCONNECTIONS IN SoW

## A. Technology

In many complex mixed technology systems currently under development, the cost of integration and the compromises in performance that can result from the integration process can become prohibitive. Therefore, the establishment of a technology that enables the systemlevel integration of devices from different technological families at the package level can become very attractive.

Particularly, since each component can be built in its optimum technology flow and interconnections between the components can be very short, very high performance can be achieved. Many different approaches have been reported [6]-[9], which describe different methods for attaching two such components face to face.

Independently of the application, the practical requirements for the interconnection system between the two dies include:

- low-resistivity electrical interconnection;
- mechanical attachment;
- mechanical stability;
- thermal management;
- rerouting of interconnections to facilitate front surface attachment;
- CTE compensation.

In conventional flip-chip approaches, where a die is attached to a printed circuit board, interposer, or thin-film substrate, the interconnection between the die and the board is supplemented by the use of an underfill material. This fills the void between the two surfaces and when cured matches, as closely as possible the thermal expansion coefficients of the two materials (Si and substrate material). It also provides a degree of strength and mechanical stability to the system, In the microinsert approach, an appropriate glue layer that firmly joins the two chips together is required to take the role of the underfill. The approach used to form the interconnections between the two component parts of the system in this work is to adopt an approach entitled microinsert technology [2]. In this approach, small spikes of Ni are formed at the point of interconnection between the two circuits. These could occur at either a bond pad or at the termination of a rerouted interconnection. Microinserts are formed at these points by using a combination of photolithography and electrolytic plating, as shown in the sequence of diagrams in Fig. 6. The approach shown here is extremely flexible



Fig. 6. Process flow for the microinsert technology.



Fig. 7. White light interferometry image of microinserts formed on a metal pad on wafer (Veeco equipment).

because it allows individual optimization of microinsert pitch, density, and size as a function of the masks used.

Microinserts are an attractive methodology for interconnecting two die face to face for chip on wafer examples of heterogeneous integration. They permit small pads (pads as small as 20  $\mu$ m<sup>2</sup> have been created so far, and 2  $\mu$ m diameter microinsert has been achieved) and much better pitch possibilities than the more conventional flip-chip or ball bumping approaches (Fig. 7). They also form a very robust connection, which facilitates thinning of the combined system after attachment to suit the packaging scenario to be adopted. (In the case of smart card, the entire system needs to be thinned to a value of less than 180  $\mu m$  to enable the system to fit inside the final packaged module.)

In addition, there is no additional processing required on the top die, and rerouting that interconnects the system at appropriate points can be incorporated into the process. High aspect ratio bumps that can alleviate CTE issues can simply be created as a function of the time required for the plating technology and resist thickness. However, in all instances, the choice of polymer/glue layer is crucial (Fig. 8).

## B. Characterization

Fig. 9 shows the wafer-level part of the test chip used to evaluate the microinsert technology (a second complementary die is attached face down to complete the daisy chain and add the other plates of the capacitors) This test



Fig. 8. Cross-section through a single 50  $\mu$ m contact point.



Fig. 9. Daisy chain test structure.

structure has been used to evaluate the contact resistance of individual contact points in the chain.

It is a 32 contact daisy chain that permits Kelvin completed measurements from two to 32 contact points along the chain. This enables the identification of where open circuits have arisen and facilitates inspection of the regions where failures have occurred. In this structure tap points, metal lengths, and typical values of resistance measured between connections for a 50  $\mu$ m<sup>2</sup> contact region are shown in Table 1.

Microinsert technology is a very interesting approach to use as the interconnection medium between two separate systems connected together face to face. It is reliable and has few of the constraints of conventional flipchip mounting including the fact that no underbump metallization (UBM) is required and only one die needs to be treated at wafer level using a commonly accepted electrolytic plating process to provide the bumps and the rerouting on the chip surface.

However, the technology is planarity sensitive, and the mounting process needs to be optimized to obtain repeatable results. Electrical characterization, when

Table 1 Resistance Measurements

| Contact<br>Point | Length<br>(mm) | No Contacts | Mean Measured<br>Resistance (Ω) |
|------------------|----------------|-------------|---------------------------------|
| 0-32             | 15069          | 32          | 1.30                            |
| 0-2              | 677            | 2           | 0.06                            |
| 2-4              | 1097           | 2           | 0.07                            |
| 4-8              | 1759           | 4           | 0.15                            |
| 8-12             | 2153           | 4           | 0.21                            |
| 12-20            | 3310           | 8           | 0.29                            |
| 20-28            | 4058           | 8           | 0.38                            |
| 28-32            | 2015           | 4           | 0.16                            |

benchmarked with technologies that permit the user to view through the overlying chip to the interface, can provide a great deal of information with regard to the link between system failures and process conditions.

## VI. 3-D INTEGRATION

There is a strong demand for miniaturization and higher performance of microelectronic devices. Three-dimensional technology is one of the solutions with the best potential to extend Moore's law or to address innovative "more than Moore" devices. Lower cost, higher performance, smaller form factor, and heterogeneous integration are the most promising benefits. For 3-D IC Si processing, the major challenges are the patterning and the fill of the through wafer via, wafer thinning, die/wafer bonding, and its alignment.

# A. Wafer to Wafer Bonding [10]

According to the ITRS 2005 edition, for the 22 nm node, planar bulk CMOS will face so many difficulties that ultrathin body devices and especially multiple gate devices with undoped channel are required to allow MOS fieldeffect transistors to scale down to the 10 nm range and below. The main challenges for these ultrathin body devices will be the control of the body thickness and its variability, and the optimization of the access regions in order to benefit from the intrinsic device performance. Planar technologies such as planar double gate appear to be highly scalable regarding the channel thickness control and its variability.

Thanks to molecular bonding, we have demonstrated high-performance double gate transistors with gate length as low as 10 nm and with Ion = 1130  $\mu$ m/ $\mu$ A (at Vdd = 1.2 V) using a non-self-aligned process (each gate was described thanks to a different lithography) (Fig. 10).



Fig. 10. (a) Process description to raised source and drain in a non-self-aligned process. (b) Transmission electron microscopy cross-section of a 10 nm gate length planar double metal gate transistor with a 10 nm channel thickness.



Fig. 11. Data obtained by 3-D integrated chip with capacitive interconnections set up with a 1.2 V power supply.

# B. Wafer to Wafer 3-D Technology [11]-[13]

New interconnection techniques between CMOS devices are required to improve communication speed, bandwidth, and dissipated power. Two concepts using 3-D integration are possible: wireless capacitive coupling was realized with capacitors generated by direct wafer bonding of two processed CMOS silicon wafers with accurate alignment; I/O is achieved after bonding by via opening from the upper thinned silicon and through all the active and passive layers of the CMOS (Fig. 11).

This can be done by thinning CMOS wafers on a handler before bonding; the vertical interconnects are then done through the whole stack. Alignment less than 1.5  $\mu$ m has been achieved Fig. 12.

Electrical measurements indicate the continuity of the inter strata via with good resistance (0.25  $\Omega$  for 1  $\mu$ m via



Fig. 12. Cross-section SEM observation of the direct bonding of two processed wafers. The SoI upper wafer have been thinned down to the buried oxide, and then the via was processed in order to connect the two layers. [12].



Fig. 13. Source and PD InP die bonded on an optical layer on a CMOS substrate.

diameter). Thermal simulation shows the thermal resistance due to local 3-D effects can be higher than onedimensional thermal resistance. However, the maximum temperature in 3-D ICs remains relatively low if we consider a perfect packaging.

# C. Chip on Wafer Bonding 3-D Technology [14], [15]

To successfully integrate heterogeneous microelectronic systems over CMOS or to develop efficient optical links with the miniaturization requirements, new bonding techniques are needed. The specificities of these bonding techniques will be postprocess steps feasibility, lowtemperature process, topology adaptation, precise alignment, stress management, etc. We have demonstrated an optical link realization with III-V source and detector bonded on a stack of CMOS and a waveguide layer. The process was realized on a 200 mm Si line (Fig. 13).

## D. 3-D Cointegration SoI/GeOI [16]

We propose a sequential and front-end 3-D stacking, i.e., each layer is processed sequentially starting from the bottom-most layer. As shown in Fig. 14, the process scheme



Fig. 14. Integration scheme of the structure proposed by LETI.

can be described as follows. On an SoI substrate, a single type of transistor (e.g., nMOS) is realized using a classical high-temperature process. After interdielectric deposition, another semiconductor film is reported using report techniques well controlled in LETI. On this second active layer, a second transistor layer is processed using adapted process for sequential integration (pMOS in Ge with a temperature budget <600 °C or Si transistors with local annealing for dopant activation in silicon) maintaining good performances in the underlying IC layers. A gain in integration density and in interconnect delay issues (as interconnections length is reduced) is expected.

# E. Self-Assembly

Alignment is one of the challenges for 3-D in order to increase the throughput for die to wafer bonding. We have developed an original self-assembly method, using surface preparation methods, which are inherited from wafer bonding to create hydrophobic and hydrophilic binding sites. The alignment is obtained on the hydrophilic zones by capillarity forces. The bonding strength is high enough so that the assembly can handle postprocessing, such as thinning down or trough via etching for interconnects [17].

## VII. SILICON THROUGH VIAS

There are, at least, four main benefits that accrue from using silicon through vias instead of wire bonds:

- size reduction of the system (Fig. 15): the surface required for connections can be decreased by a minimum of 30% due to the use of TSV; the cost of the system is also obviously decreased;
- complexity increasing;
- performance improvements;
- vias manufacturing: TSV are performed by using classical collective technologies from microelectronic and microsystems wafer-level packaging technologies.



Fig. 15. Size reduction of the system.



Fig. 16. 150 and 80  $\mu$ m vias; 500  $\mu$ m thickness.

# A. Technologies of TSV

The TSV have been performed by using microtechnologies. In LETI, a "technological toolbox" has been developed in order to meet our customer requirements:

- bonding and Si thinning;
- double side lithography;
- dry film technologies;
- deep etching (DRIE);
- electrical insulation by using deposited SiO2 or polymers;
- contact technologies including polysilicon deposit, metallic seed layer deposition, and metal electron capture detector (ECD);
- UBM technologies and bumping.

# **B.** Technological Results

- 1) Bonding and Thinning: Different technologies have been developed in LETI for bonding. For permanent bonding, we currently use polymer bonding (full layer or patterned), anodic bonding, eutectic bonding (AuSn and AuSi) and classical silicon direct bonding. Developments for temporary bonding are also in progress. For wafer thinning, we developed Si grinding and stress releasing based on chemically mechanically polished process.
- 2) DRIE: Si etching technologies have been developed for thick wafers (300–500  $\mu$ m thick; Fig. 16) and also for thin wafers after bonding on a carrier (40-100  $\mu$ m; Fig. 17). The aspect ratio is between one and 30.
- 3) Insulation: For TSV insulation, we developed processes based on SiO2 insulation at different temperatures



Fig. 17. 150 and 70  $\mu$ m vias; 70  $\mu$ m thickness.



Fig. 18. Cu liner.

(150 °C to 1000 °C). One of the main issues for lowtemperature insulation is the deposit conformity in the TSV, and we work with equipment suppliers to solve this problem. We also develop solutions based on polymer

- 4) Contact: Different solutions for contact have been developed:
  - Cu liner by using ECD (Fig. 18);
  - Cu filling;
  - CVD tungsten liner;
  - CVD tungsten filling;
  - Doped polysilicon filling (Fig. 19).

We adapt the contact technology to our customer specifications (geometries, performances, cost, etc.).

- 5) Electrical Tests: TSV have been characterized by using Daisy chains.
  - a) Results for Cu Liner TSV:
  - electrical continuity → 100% continuity;
  - electrical insulation  $\rightarrow$  > 200 M $\Omega$ ;

## REFERENCES

- [1] R. Tummala and Al, "High density packaging in 2010 and beyond," in *Proc. IEEE 2002 Int.* Symp. Electron. Mater. Packag., pp. 30-36.
- [2] N. Sillon and Al, "Innovative flip chip solution for system on wafer concept, Proc. 3S Workshop, Atlanta, GA, 2005.
- [3] J. C. Souriau and Al, "Wafer level processing of 3D system in package for RF and data applications," in Proc. ECTC, Orlando, FL, 2005.
- [4] K. Najafi, "Micropackaging technologies for integrated microsystems: Applications to MEMS and MOEMS," in Proc. SPIE Micromach. Microfab. Process Technol. VII, 2003.
- [5] Gillot, N. Sillon, P. Robert, E. Dahan, X. Baillin, and E. Lagoutte, "Wafer level hermetic packaging for above-IC RF MEMS: Process and characterization," in Proc. IMAPS Int. Workshop Microelectron., Long Beach, CA, Nov. 14-18, 2004.
- [6] E. Laine, K. Ruhmer, E. Perfecto, H. Longworth, and D. Hawken, "C4NP as a high-volume manufacturing method for fine-pitch and lead-free flipchip solder



Fig. 19. Doped polysilicon filling.

- via resistance  $\rightarrow$  <30 m $\Omega$  for the 80  $\mu$ m diameter vias and  $\leq 10 \text{ m}\Omega$  for the 150  $\mu\text{m}$  diameter vias.
  - b) Results for Doped Polysilicon TSV:
- electrical continuity  $\rightarrow$  100% continuity;
- via resistance  $\rightarrow$  <300 m $\Omega$  for the 100  $\mu$ m vias with 5  $\mu$ m trenches.

## VIII. CONCLUSION

SoW is a new approach for advanced packaging based on wafer-level technologies and using silicon for both components and substrates. It is a chip to wafer approach, which is very flexible, has low cost, and exhibits high yields. This concept needs access to a technological toolbox including a lot of advanced technologies such as MEMS encapsulation, advanced interconnections, signal rerouting and passive component integration, chip thinning, chip to wafer positioning, and bonding and through silicon vias for 3-D intraconnections. In the future, energy sources and cooling systems will complete this concept to expanded SoW with SiP and 3-D roadmap. ■

- bumping," in Proc. Electron. System Integr. Technol. Conf., Dresden, Germany, 2006, pp. 518-524.
- A. Mathewson, J. Brun, C. Puget, R. Franiatte, N. Sillon, F. Deputot, and B. Dubois-Bonvalot, "Microstructured interconnections for high security systems," in Proc. IEEE Electron. Syst. Integr. Conf. (ESTC), Dresden, Germany,
- [8] P. A. Gruber, L. Beélanger, G. P. Brouillette, D. H. Danovitch, J.-L. Landreville, D. T. Naugle, V. A. Oberson, D.-Y. Shih, C. L. Tessler, and M. R. Turgeon, "Low-cost wafer bumping," *IBM J. Res. Dev.*, vol. 49, no. 4/5, pp. 622-639, Jul./Sep. 2005.
- R. R. Tummala, P. M. Raj, A. Aggarwal, G. Mehrotra, S. W. Koh, S. Bansal, T. T. Tiong, C. K. Ong, J. Chew, K. Vaidyanathan, and V. S. Rao, "Copper interconnections for high performance and fine pitch flip-chip digital applications and ultra-miniaturized RF module applications," in *Proc. IEEE ECTC*, 2006, pp. 102–111.
- [10] M. Vinet, T. Poiroux et al., "Bonded planar double metal gate NMOS transistors down to 10 nm," IEEE Electron Device Lett., vol. 26, pp. 317-319, 2005.

- [11] B. Charlet, L. Di Cioccio et al., "Chip-to-chip interconnections based on the wireless capacitive coupling for 3D integration," in Proc. MAM, Grenoble, France, 2006.
- [12] R. Chatterjee, M. Fayolle et al., "Three dimensional chip stacking using a wafer-to-wafer integration," in Proc. IITC 2007.
- [13] P. Leduc, F. de Crécy et al., "Challenges for 3D IC integration: Bonding quality and thermal management," in Proc. IITC 2007.
- [14] Photonic interconnect layer on CMOS by wafer-scale integration (PICMOS). [Online]. Available: http://picmos.intec.ugent.be
- [15] L. Di Cioccio, "New heterostructures and 3D devices obtained by the bonding and thinning technique," Proc. 210th ECS Wafer Bonding Conf. 2006.
- [16] L. Clavelier, J. P. Joly, and O. Faynot, "Circuit intégré tridimensionnel de type CMOS et procédé de fabrication, FRA0600577.
- [17] F. Grossi, L. di Cioccio et al., "Self assembly of die to wafer using direct bonding methods and capillarity techniques," in Proc. IMAPS

#### ABOUT THE AUTHORS

Gilles Poupon (Member, IEEE) received the M.S. degree in electrochemistry from the Conservatoire National des Arts et Métiers, France, in 1985.

He joined CEA-LETI, Grenoble, France, in 1987, where he developed electrodeposition processes and materials for magnetic thin-film heads for ten years. He is author in this theme of about 10 publications and three patents. For five years he was Manager of the High Density Interconnection and Packaging Laboratory, Silicon Technologies



Department, LETI. He was involved in flip-chip technology (used for silicon chip connection, sensors, or optoelectronic components), thermal management, anisotropic conductive films, lead-free alloys, and 3-D integration. He is now Program Manager for Advanced Packaging and Heterogeneous Integration activities with CEA-LETI. He is the author or coauthor of two books and more than 50 publications and patents in the field of microelectronic packaging, microsystems technologies, chip on board, and other areas. He is a Technical Director of the French Chapter of IMAPS and a Scientific Advisor of EURIPIDES. He is a member of the ITRS Assembly and Packaging Technical Working Group and JISSO working group.

Dr. Poupon is a member of The Electrochemical Society.

Nicolas Sillon received the Ph.D. degree from National Polytechnic Institute of Grenoble, France, in 2001.

During his doctoral work, he developed a silicon micromachined mass spectrometer. He then joined CEA-LETI, and has been working on MEMS manufacturing (RF MEMS, accelerometer) and MEMS packaging (thin-film packaging and wafer-level vacuum encapsulation) for three years. He is  $now\ in\ charge\ of\ the\ Packaging\ and\ Integration\ Technologies\ Laboratory.$ This lab is essentially involved in wafer-level technologies for MEMS packaging and heterogeneous integration.

David Henry received a technological degree (physical measurements) from Grenoble University, Grenoble, France, in 1990 and the M.S. degree from the Polytechnic Institut of Grenoble (INPG-ENSEEG) in 2003.

He joined CEA-LETI, Grenoble, in 2004 to manage projects on 3-D integration, SiP, and through silicon via developments. He currently works for CEA-LETI-Minatec (Laboratory of Electronics, Technology and Information, France, as a Project Leader in the field of packaging and 3-D components integration. He is the author of about ten papers on through silicon vias and 3-D integration.

Charlotte Gillot received the engineering and Ph.D. degrees in electrical engineering from the National Polytechnic Institute of Grenoble, France, in 1997 and 2000, respectively.

She joined CEA-LETI, Grenoble, in 2001. She worked on packaging and cooling issues for highpower electronics devices and was involved in the development of silicon heat pipes for spatial applications. She is currently engaged in development of packaging technologies for MEMS.



Alan Mathewson (Senior Member, IEEE) received the Ph.D. degree from University College Cork (UCC), Ireland, in 1995.

From 1982 to 1999, he was responsible for research activity in silicon technology characterization and modeling with the National Microelectronics Research Centre, Ireland. His doctoral work was in the area of CMOS compatible avalanche photodiode arrays. From 1999 to 2005, he was responsible for the Transducers Group within the same institute. This involved technical management of a broad spectrum of Si-based technology systems and design activities, as well as the development of silicon based nano/biotechnology devices. He has had responsibility for lecturing at UCC on solid state/semiconductor device physics at the postgraduate and undergraduate level; to date 24 Ph.D. and 45 M.Eng.Sc. projects have been completed under his supervision on industrially relevant topics. He has published or presented more than 250 papers in peer-reviewed specialist journal and conference proceedings and received 12 patents. In April 2005, he joined the Department of Heterogeneous Integration, CEA-LETI, to perform research into the interconnection of three-dimensional stacked integrated circuits.

Dr. Mathewson is a member of SPIE.

Lea Di Cioccio received the degree in physics engineering from the Institut National des Sciences Appliquées, Rennes, France, the M.S. degree in metallurgy and material science from Paris VI University, Paris, France, in 1985, and the Ph.D. degree in material and semiconductor physics from the Institut National Polytechnique de Grenoble, Grenoble, France, in 1988.



In 1990, she joined the Commissariat à l'Energie Atomique/Laboratoire d'Electronique et de Tech-

nologie de l'Instrumentation, Grenoble, where she was first engaged in characterization such as transmission and electron microscopy. She is currently a Specialist in semiconductor heterostructures and 3-D integration using various processes such as epitaxy and wafer bonding. She is author or coauthor of more than 100 publications and has received 15 patents.

Barbara Charlet received the B.S. degree from Warsaw University, Warsaw, Poland, and the M.S. degree from WSP Rzeszow, Poland, both in physics. She received the Ph.D. degree in ionic and molecular physics from University Claude Bernard, Lyon, France, in 1980.



She is a Member of Research Staff with CEA-LETI-Minatec, Grenoble, France. Her present research interests include VLSI circuits, advanced materials and processes for next-generation ICs,



and 3-D integration. In 1980, she joined LETI as University Collaborator and then became a member of LETI staff, where she was involved in the research and development of the plasma-enhanced process applied to the MOS technology. From 1992 to 1994, she was involved in Smart-cut process feasibility realization. Then she contributed in process development for power microelectronics and SoI devices. She is author or coauthor of numerous papers and patents in microelectronic, power electronic, and 3-D integration fields. She is a contributor to a book in progress related to 3-D integration.

Dr. Charlet is a member of the Material Research Society and Société Française du Vide.

Patrick Leduc received the M.Sc. degree in applied physics from the Polytechnics Institute of Grenoble (Ecole Nationale Supérieure de Physique de Grenoble), France, in 1998.

He joined CEA-Léti Minatec, Grenoble, in 2000 as a Research Staff Member. Until 2004, he was involved in chemical mechanical planarization processes development for CMOS applications. From 2004 to 2006, he was working on CMPinduced damage in Cu/low-k interconnects. Since



2006, he has coordinated the development of the 3-D integration process for CMOS circuits. His fields of expertise are CMOS interconnect technologies and mechanical integrity of back-end structures. During his carrier, he has been author or coauthor of about 20 technical papers, communications, or invited presentations in international conferences related to the above fields.

Maud Vinet received the degree in physics from Ecole Nationale Supérieure de Physique de Grenoble, France, and the M.Sc. degree in experimental methods for physics from Université Joseph Fourier, France. She received the Ph.D. degree from CEA, Grenoble, in 2001.

Her doctoral work involved development of low-temperature scanning tunnelling microscopy and spectroscopy with CEA-Grenoble. She joined LETI in 2001 as a Device Engineer in the Electron-



ics Nanodevices Laboratory. She is in charge of developing integration for double gate nano-MOSFETs. She and her team realized in 2005 the  $\,$ first 10 nm gate length planar double gate MOSFET with a metallic gate. She has published about 35 papers (conferences and journals) and has received 19 patents related to this field.

Dr. Vient received the Young Researcher Award at the Solid States Devices and Materials Conference in Tokyo, Japan, in 2004. She was a corecipient of the Best Paper Award at the SOI Conference in Charleston, SC, in 2004.

Perrine Batude was born in Dijon, France, in 1982. She received the M.S degree in physics and engineering from the Institut National Polytechnique de Grenoble, France. She is currently pursuing the Ph.D. degree at CEA/LETI-Minatec.

Her doctoral work is on the cointegration of SoI and GeOI in 3-D monolithic structures.

